Question 1
In which pin does the data appear in the basic DRAM interfacing?
A. dout pin
B. din pin
C. clock
D. interrupt pin
View Answer
Answer: Option A
Explanation:
In the basic DRAM interfacing, the higher order bits asserts the RAS signal and the lower order bits asserts the CAS signal. When the access got expired, the data appears on the dout pin and is latched by the processor.
Question 2
What does BEDO DRAM stand for?
A. burst EDO DRAM
B. buffer EDO DRAM
C. BIBO EDO DRAM
D. bilateral EDO DRAM
View Answer
Answer: Option A
Explanation:
The burst EDO DRAM is evolved from the EDO DRAM and it can access four memory addresses in one burst. It also supports pipeline stages which allow the page access cycle into two parts.
Question 3
What is EDO RAM?
A. extreme data operation
B. extended direct operation
C. extended data out
D. extended DRAM out
View Answer
Answer: Option C
Explanation:
EDO RAM is a special kind of random access memory which can improve the time to read from the memory on faster microprocessors. The example of such a microprocessor is Intel Pentium.
Question 4
What is RDRAM?
A. refresh DRAM
B. recycle DRAM
C. Rambus DRAM
D. refreshing DRAM
View Answer
Answer: Option C
Explanation:
Rambus DRAM is a synchronous memory developed by Rambus. It can replace SDRAM and is useful in high bandwidth applications.
Question 5
What is the duration for memory refresh to remain compatible?
A. 20 microseconds
B. 12 microseconds
C. 15 microseconds
D. 10 microseconds
View Answer
Answer: Option C
Explanation:
The memory refresh is performed every 15 microseconds in order to remain compatible.
Question 6
What is the maximum time that the RAS signal can be asserted in the page mode operation?
A. 5 microseconds
B. 10 microseconds
C. 15 microseconds
D. 20 microseconds
View Answer
Answer: Option B
Explanation:
The maximum time that the RAS signal can be asserted during the page mode operation is about 10 microseconds. But this is a major disadvantage for page mode operation, that is, the standard PCs have a maximum time of 15 microseconds for the refresh cycle.
Question 7
Which interfacing method lowers the speed of the processor?
A. basic DRAM interface
B. page mode interface
C. page interleaving
D. burst mode interface
View Answer
Answer: Option A
Explanation:
The direct method access limits the wait state-free operation which lowers the processor speed.
Question 8
Which mode of operation selects an internal page of memory in the DRAM interfacing?
A. page interleaving
B. page mode
C. burst mode
D. EDO RAM
View Answer
Answer: Option B
Explanation:
In the page mode operation, the row address is provided as normal but the RAS signal is left asserted. This, in turn, selects an internal page within the DRAM memory where any bit of data can be accessed by placing the column address and asserting CAS.
Question 9
Which mode offers the banking of memory in the DRAM interfacing technique?
A. page mode
B. basic DRAM interfacing
C. page interleaving
D. burst mode
View Answer
Answer: Option C
Explanation:
The accessing of data outside the page boundary can cause missing of pages in the page mode operation. So a program has to operate for frequently accessing data thereby, increasing the efficiency in the page selection. One such mode is the page interleaving mode in which the memory is divided into different banks, depending on the number of memories installed.
Question 10
Which mode reduces the need for fast static RAMs?
A. page mode
B. page interleaving
C. burst mode
D. EDO memory
View Answer
Answer: Option C
Explanation:
The page mode, nibble mode devices can provide data fastly when the new column address is given. In burst mode operation, the processor can fetch more data than it needs and keeps the remaining data in an internal cache for the future use which can reduce the need for fast static RAMs.
Question 11
Which of the following cycle is larger than the access time?
A. write cycle
B. set up time
C. read cycle
D. hold time
View Answer
Answer: Option C
Explanation:
The read cycle in the DRAM interfacing is larger than the access time because of the precharge time.
Question 12
Which of the following is also known as hyper page mode enabled DRAM?
A. page mode
B. EDO DRAM
C. burst EDO DRAM
D. page interleaving
View Answer
Answer: Option B
Explanation:
The EDO DRAM is also known as hyper page mode enable DRAM because of the faster page mode operation along with some additional features.
Question 13
Which of the following has a fast page mode RAM?
A. burst mode
B. page interleaving
C. EDO memory
D. page mode
View Answer
Answer: Option C
Explanation:
Extended data out memory is a fast page mode RAM which has a faster cycling process which makes EDO memory a faster page mode access.
Question 14
Which of the following mode of operation in the DRAM interfacing has a page boundary?
A. burst mode
B. EDO RAM
C. page mode
D. page interleaving
View Answer
Answer: Option C
Explanation:
The page mode operation have memory cycles that exhibit some form of locality, that is, stay within the page boundary which causes page missing when there is access outside the page boundary and two or more wait states.